## **OKI** Semiconductor

# Previous version: May 1997

This version: Jan. 1998

## MSM514260C/CSL

262,144-Word imes 16-Bit DYNAMIC RAM : FAST PAGE MODE TYPE

#### DESCRIPTION

The MSM514260C/CSL is a 262,144-word  $\times$  16-bit dynamic RAM fabricated in Oki's silicon-gate CMOS technology. The MSM514260C/CSL achieves high integration, high-speed operation, and low-power consumption because Oki manufactures the device in a quadruple-layer polysilicon/single-layer metal CMOS process. The MSM514260C/CSL is available in a 40-pin plastic SOJ or 44/40-pin plastic TSOP. The MSM514260CSL (the self-refresh version) is specially designed for lower-power applications.

#### **FEATURES**

- 262,144-word × 16-bit configuration
- Single 5 V power supply, ±10% tolerance
- Input : TTL compatible, low input capacitance
- Output : TTL compatible, 3-state
- Refresh : 512 cycles/8 ms, 512 cycles/128 ms (SL version)
- Fast page mode, read modify write capability
- CAS before RAS refresh, hidden refresh, RAS-only refresh capability
- CAS before RAS self-refresh capability (SL version)
- Package options:

40-pin 400 mil plastic SOJ (SOJ40-P-400-1.27) (Product : MSM514260C/CSL-xxJS) 44/40-pin 400 mil plastic TSOP (TSOPII44/40-P-400-0.80-K) (Product : MSM514260C/CSL-xxTS-K) xx indicates speed rank.

#### PRODUCT FAMILY

| Family            | Access Time (Max.) |                 |       |       | Cycle Time | Power Dissipation |                     |  |  |
|-------------------|--------------------|-----------------|-------|-------|------------|-------------------|---------------------|--|--|
|                   | tRAC               | t <sub>AA</sub> | tcac  | toea  | (Min.)     | Operating (Max.)  | Standby (Max.)      |  |  |
| MSM514260C/CSL-50 | 50 ns              | 25 ns           | 15 ns | 15 ns | 90 ns      | 935 mW            |                     |  |  |
| MSM514260C/CSL-60 | 60 ns              | 30 ns           | 15 ns | 15 ns | 110 ns     | 825 mW            | 5.5 mW/             |  |  |
| MSM514260C/CSL-70 | 70 ns              | 35 ns           | 20 ns | 20 ns | 130 ns     | 770 mW            | 1.1 mW (SL version) |  |  |

## PIN CONFIGURATION (TOP VIEW)



| Pin Name        | Function                         |
|-----------------|----------------------------------|
| A0 - A8         | Address Input                    |
| RAS             | Row Address Strobe               |
| LCAS            | Lower Byte Column Address Strobe |
| <u>UCAS</u>     | Upper Byte Column Address Strobe |
| DQ1 - DQ16      | Data Input / Data Output         |
| ŌĒ              | Output Enable                    |
| WE              | Write Enable                     |
| V <sub>CC</sub> | Power Supply (5 V)               |
| V <sub>SS</sub> | Ground (0 V)                     |
| NC              | No Connection                    |

Note: The same power supply voltage must be provided to every  $V_{CC}$  pin, and the same GND voltage level must be provided to every  $V_{SS}$  pin.

## **BLOCK DIAGRAM**



## **FUNCTION TABLE**

|     |      | Input Pin |    |    | DQ               | Pin              | Function Mode    |  |
|-----|------|-----------|----|----|------------------|------------------|------------------|--|
| RAS | LCAS | UCAS      | WE | ŌĒ | DQ1 - DQ8        | DQ9 - DQ16       | runction wode    |  |
| Н   | *    | *         | *  | *  | High-Z           | High-Z           | Standby          |  |
| L   | Н    | Н         | *  | *  | High-Z           | High-Z           | Refresh          |  |
| L   | L    | Н         | Н  | L  | D <sub>OUT</sub> | High-Z           | Lower Byte Read  |  |
| L   | Н    | L         | Н  | L  | High-Z           | D <sub>OUT</sub> | Upper Byte Read  |  |
| L   | L    | L         | Н  | L  | D <sub>OUT</sub> | D <sub>OUT</sub> | Word Read        |  |
| L   | L    | Н         | L  | Н  | D <sub>IN</sub>  | Don't Care       | Lower Byte Write |  |
| L   | Н    | L         | Ш  | Н  | Don't Care       | D <sub>IN</sub>  | Upper Byte Write |  |
| L   | L    | L         | Ĺ  | Н  | D <sub>IN</sub>  | D <sub>IN</sub>  | Word Write       |  |
| L   | L    | L         | Н  | Н  | High-Z           | High-Z           | _                |  |

<sup>\*: &</sup>quot;H" or "L"

## **ELECTRICAL CHARACTERISTICS**

## **Absolute Maximum Ratings**

| Parameter                                      | Symbol           | Rating      | Unit |
|------------------------------------------------|------------------|-------------|------|
| Voltage on Any Pin Relative to V <sub>SS</sub> | $V_{T}$          | -1.0 to 7.0 | V    |
| Short Circuit Output Current                   | I <sub>OS</sub>  | 50          | mA   |
| Power Dissipation                              | P <sub>D</sub> * | 1           | W    |
| Operating Temperature                          | T <sub>opr</sub> | 0 to 70     | °C   |
| Storage Temperature                            | T <sub>stg</sub> | -55 to 150  | °C   |

<sup>\*:</sup>  $Ta = 25^{\circ}C$ 

## **Recommended Operating Conditions**

 $(Ta = 0^{\circ}C \text{ to } 70^{\circ}C)$ 

| Parameter            | Symbol          | Min. | Тур. | Max. | Unit |
|----------------------|-----------------|------|------|------|------|
| Power Supply Voltage | V <sub>CC</sub> | 4.5  | 5.0  | 5.5  | V    |
| rower supply voltage | V <sub>SS</sub> | 0    | 0    | 0    | V    |
| Input High Voltage   | V <sub>IH</sub> | 2.4  | _    | 6.5  | V    |
| Input Low Voltage    | V <sub>IL</sub> | -1.0 | _    | 0.8  | V    |

## Capacitance

 $(V_{CC} = 5 \text{ V} \pm 10\%, \text{ Ta} = 25^{\circ}\text{C}, \text{ f} = 1 \text{ MHz})$ 

| Parameter                                      | Symbol           | Тур. | Max. | Unit |
|------------------------------------------------|------------------|------|------|------|
| Input Capacitance (A0 - A8)                    | C <sub>IN1</sub> | _    | 7    | pF   |
| Input Capacitance<br>(RAS, LCAS, UCAS, WE, OE) | C <sub>IN2</sub> | _    | 7    | pF   |
| Output Capacitance (DQ1 - DQ16)                | C <sub>I/O</sub> | _    | 10   | pF   |

## **DC Characteristics**

 $(V_{CC} = 5 V \pm 10\%, Ta = 0^{\circ}C \text{ to } 70^{\circ}C)$ 

| Parameter                                                  | Symbol            | MSM514260   MSM514260   MSM514260   C/CSL-50   C/CSL-60   C/CSL-70   Unit No                     |      | Note            |      |                 |      |                 |    |            |
|------------------------------------------------------------|-------------------|--------------------------------------------------------------------------------------------------|------|-----------------|------|-----------------|------|-----------------|----|------------|
|                                                            |                   |                                                                                                  | Min. | Max.            | Min. | Max.            | Min. | Max.            |    |            |
| Output High Voltage                                        | V <sub>OH</sub>   | I <sub>OH</sub> = -5.0 mA                                                                        | 2.4  | V <sub>CC</sub> | 2.4  | V <sub>CC</sub> | 2.4  | V <sub>CC</sub> | V  |            |
| Output Low Voltage                                         | V <sub>OL</sub>   | I <sub>OL</sub> = 4.2 mA                                                                         | 0    | 0.4             | 0    | 0.4             | 0    | 0.4             | ٧  |            |
| Input Leakage Current                                      | I <sub>LI</sub>   | $0 \text{ V} \leq V_{I} \leq 6.5 \text{ V};$ All other pins not under test = 0 V                 | -10  | 10              | -10  | 10              | -10  | 10              | μА |            |
| Output Leakage Current                                     | I <sub>LO</sub>   | DQ disable $0 \text{ V} \le \text{V}_0 \le 5.5 \text{ V}$                                        | -10  | 10              | -10  | 10              | -10  | 10              | μА |            |
| Average Power Supply Current (Operating)                   | I <sub>CC1</sub>  | $\overline{RAS}$ , $\overline{CAS}$ cycling, $t_{RC}$ = Min.                                     | _    | 170             | _    | 150             | _    | 140             | mA | 1, 2       |
| Power Supply                                               |                   | $\overline{RAS}$ , $\overline{CAS} = V_{IH}$                                                     | _    | 2               | _    | 2               | _    | 2               | mΛ | 1          |
| Current (Standby)                                          | I <sub>CC2</sub>  | RAS, CAS                                                                                         | _    | 1               | _    | 1               | _    | 1               |    | '          |
| Gurrent (Standby)                                          |                   | $\geq$ V <sub>CC</sub> $-0.2$ V                                                                  | _    | 200             | _    | 200             | _    | 200             | μΑ | 1, 5       |
| Average Power Supply Current (RAS-only Refresh)            | I <sub>CC3</sub>  | $\overline{RAS}$ cycling,<br>$\overline{CAS} = V_{IH}$ ,<br>$t_{RC} = Min$ .                     | _    | 170             | _    | 150             | _    | 140             | mA | 1, 2       |
| Power Supply<br>Current (Standby)                          | I <sub>CC5</sub>  | $\overline{RAS} = V_{IH},$ $\overline{CAS} = V_{IL},$ $DQ = enable$                              | _    | 5               | _    | 5               | _    | 5               | mA | 1          |
| Average Power Supply Current (CAS before RAS Refresh)      | I <sub>CC6</sub>  | RAS cycling, CAS before RAS                                                                      | _    | 170             | _    | 150             | _    | 140             | mA | 1, 2       |
| Average Power Supply Current (Fast Page Mode)              | I <sub>CC7</sub>  | $\overline{RAS} = V_{IL},$ $\overline{CAS} \ cycling,$ $t_{PC} = Min.$                           | _    | 170             | _    | 150             | _    | 140             | mA | 1, 3       |
| Average Power Supply Current (Battery Backup)              | I <sub>CC10</sub> | $t_{RC}$ = 125 $\mu$ s,<br>$\overline{CAS}$ before $\overline{RAS}$ ,<br>$t_{RAS} \le 1 \ \mu$ s | _    | 300             |      | 300             |      | 300             | μА | 1, 4,<br>5 |
| Average Power Supply Current (CAS before RAS Self-Refresh) | I <sub>CCS</sub>  | RAS ≤ 0.2 V,<br>CAS ≤ 0.2 V                                                                      | _    | 200             | _    | 200             | _    | 200             | μА | 1, 5       |

Notes:

- 1.  $I_{CC}$  Max. is specified as  $I_{CC}$  for output open condition.
- 2. The address can be changed once or less while  $\overline{RAS} = V_{IL}$ .
- 3. The address can be changed once or less while  $\overline{CAS} = V_{IH}$ .
- $4. \quad V_{CC} 0.2 \text{ V} \leq V_{IH} \leq 6.5 \text{ V}, -1.0 \text{ V} \leq V_{IL} \leq 0.2 \text{ V}.$
- 5. SL version.

## AC Characteristics (1/2)

 $(V_{CC} = 5 V \pm 10\%, Ta = 0^{\circ}C \text{ to } 70^{\circ}C)$  Note 1, 2, 3

|                                                       |                   | (VC                   |         |                       | / ±10%, | 1a = 0 0 | 10 70 0         | ) Note | 1, 2, 3 |
|-------------------------------------------------------|-------------------|-----------------------|---------|-----------------------|---------|----------|-----------------|--------|---------|
| Parameter                                             | Symbol            | MSM514260<br>C/CSL-50 |         | MSM514260<br>C/CSL-60 |         |          | 514260<br>SL-70 | Unit   | Note    |
|                                                       |                   | Min.                  | Max.    | Min.                  | Max.    | Min.     | Max.            |        |         |
| Random Read or Write Cycle Time                       | t <sub>RC</sub>   | 90                    | _       | 110                   | _       | 130      | _               | ns     |         |
| Read Modify Write Cycle Time                          | t <sub>RWC</sub>  | 130                   | _       | 150                   | _       | 180      | _               | ns     |         |
| Fast Page Mode Cycle Time                             | t <sub>PC</sub>   | 35                    | _       | 40                    | _       | 45       | _               | ns     |         |
| Fast Page Mode Read Modify Write<br>Cycle Time        | t <sub>PRWC</sub> | 75                    | _       | 80                    | _       | 95       | _               | ns     |         |
| Access Time from RAS                                  | t <sub>RAC</sub>  | _                     | 50      | _                     | 60      | _        | 70              | ns     | 4, 5, 6 |
| Access Time from CAS                                  | t <sub>CAC</sub>  | _                     | 15      | _                     | 15      | _        | 20              | ns     | 4, 5    |
| Access Time from Column Address                       | t <sub>AA</sub>   | _                     | 25      |                       | 30      | _        | 35              | ns     | 4, 6    |
| Access Time from CAS Precharge                        | t <sub>CPA</sub>  | _                     | 30      | _                     | 35      | _        | 40              | ns     | 4, 12   |
| Access Time from OE                                   | t <sub>OEA</sub>  | _                     | 15      | _                     | 15      | _        | 20              | ns     | 4       |
| Output Low Impedance Time from CAS                    | t <sub>CLZ</sub>  | 0                     | _       | 0                     | _       | 0        | _               | ns     | 4       |
| CAS to Data Output Buffer Turn-off Delay Time         | toff              | 0                     | 15      | 0                     | 15      | 0        | 15              | ns     | 7       |
| OE to Data Output Buffer Turn-off Delay Time          | t <sub>OEZ</sub>  | 0                     | 15      | 0                     | 15      | 0        | 15              | ns     | 7       |
| Transition Time                                       | t <sub>T</sub>    | 3                     | 50      | 3                     | 50      | 3        | 50              | ns     | 3       |
| Refresh Period                                        | t <sub>REF</sub>  | _                     | 8       |                       | 8       | _        | 8               | ms     |         |
| Refresh Period (SL version)                           | t <sub>REF</sub>  | _                     | 128     | _                     | 128     | _        | 128             | ms     | 15      |
| RAS Precharge Time                                    | t <sub>RP</sub>   | 30                    | _       | 40                    | _       | 50       | _               | ns     |         |
| RAS Pulse Width                                       | t <sub>RAS</sub>  | 50                    | 10,000  | 60                    | 10,000  | 70       | 10,000          | ns     |         |
| RAS Pulse Width (Fast Page Mode)                      | t <sub>RASP</sub> | 50                    | 100,000 | 60                    | 100,000 | 70       | 100,000         | ns     |         |
| RAS Hold Time                                         | t <sub>RSH</sub>  | 15                    | _       | 15                    | _       | 20       | _               | ns     |         |
| RAS Hold Time referenced to OE                        | t <sub>ROH</sub>  | 10                    | _       | 15                    | _       | 20       | _               | ns     |         |
| CAS Precharge Time (Fast Page Mode)                   | t <sub>CP</sub>   | 10                    | _       | 10                    | _       | 10       | _               | ns     | 14      |
| CAS Pulse Width                                       | tcas              | 15                    | 10,000  | 15                    | 10,000  | 20       | 10,000          | ns     |         |
| CAS Hold Time                                         | t <sub>CSH</sub>  | 50                    | _       | 60                    | _       | 70       | _               | ns     |         |
| CAS to RAS Precharge Time                             | t <sub>CRP</sub>  | 10                    | _       | 10                    | _       | 10       | _               | ns     | 12      |
| RAS Hold Time from CAS Precharge                      | t <sub>RHCP</sub> | 30                    | _       | 35                    | _       | 40       | _               | ns     | 12      |
| RAS to CAS Delay Time                                 | t <sub>RCD</sub>  | 20                    | 35      | 20                    | 45      | 20       | 50              | ns     | 5       |
| RAS to Column Address Delay Time                      | t <sub>RAD</sub>  | 15                    | 25      | 15                    | 30      | 15       | 35              | ns     | 6       |
| Row Address Set-up Time                               | t <sub>ASR</sub>  | 0                     | _       | 0                     | _       | 0        | _               | ns     |         |
| Row Address Hold Time                                 | t <sub>RAH</sub>  | 10                    | _       | 10                    | _       | 10       | _               | ns     |         |
| Column Address Set-up Time                            | t <sub>ASC</sub>  | 0                     | _       | 0                     | _       | 0        | _               | ns     | 11      |
| Column Address Hold Time                              | t <sub>CAH</sub>  | 10                    | _       | 10                    | _       | 15       | _               | ns     | 11      |
| Column Address Hold Time from RAS                     | t <sub>AR</sub>   | 40                    | _       | 50                    | _       | 55       | _               | ns     |         |
| Column Address to RAS Lead Time                       | t <sub>RAL</sub>  | 25                    | _       | 30                    | _       | 35       | _               | ns     |         |
| Read Command Set-up Time                              | t <sub>RCS</sub>  | 0                     | _       | 0                     | _       | 0        | _               | ns     | 11      |
| Read Command Hold Time                                | t <sub>RCH</sub>  | 0                     | _       | 0                     | _       | 0        | _               | ns     | 8, 11   |
| Read Command Hold Time referenced to $\overline{RAS}$ | t <sub>RRH</sub>  | 0                     | _       | 0                     | _       | 0        | _               | ns     | 8       |

## AC Characteristics (2/2)

 $(V_{CC} = 5 V \pm 10\%, Ta = 0^{\circ}C \text{ to } 70^{\circ}C)$  Note 1, 2, 3

| (VCC = 3 V ±10 %, 1a = 0 0 to 70 0) Note                                                                                  |                   |      |                                          |      |                       |      |      |      |        |
|---------------------------------------------------------------------------------------------------------------------------|-------------------|------|------------------------------------------|------|-----------------------|------|------|------|--------|
| Parameter                                                                                                                 | Symbol            | 0/0  | ISM514260 MSM514260<br>C/CSL-50 C/CSL-60 |      | MSM514260<br>C/CSL-70 |      | Unit | Note |        |
|                                                                                                                           |                   | Min. | Max.                                     | Min. | Max.                  | Min. | Max. |      |        |
| Write Command Set-up Time                                                                                                 | twcs              | 0    | _                                        | 0    | _                     | 0    | _    | ns   | 9, 11  |
| Write Command Hold Time                                                                                                   | twch              | 10   | _                                        | 15   | _                     | 15   | _    | ns   | 11     |
| Write Command Hold Time from RAS                                                                                          | t <sub>WCR</sub>  | 40   | _                                        | 45   | _                     | 50   | _    | ns   |        |
| Write Command Pulse Width                                                                                                 | t <sub>WP</sub>   | 10   | _                                        | 15   | _                     | 15   | _    | ns   |        |
| OE Command Hold Time                                                                                                      | toeh              | 15   | _                                        | 15   | _                     | 20   | _    | ns   |        |
| Write Command to RAS Lead Time                                                                                            | t <sub>RWL</sub>  | 15   | _                                        | 15   | _                     | 20   | _    | ns   |        |
| Write Command to CAS Lead Time                                                                                            | t <sub>CWL</sub>  | 15   | _                                        | 15   | _                     | 20   | _    | ns   | 13     |
| Data-in Set-up Time                                                                                                       | t <sub>DS</sub>   | 0    | _                                        | 0    | _                     | 0    | _    | ns   | 10, 11 |
| Data-in Hold Time                                                                                                         | t <sub>DH</sub>   | 10   | _                                        | 10   | _                     | 15   | _    | ns   | 10, 11 |
| Data-in Hold Time from RAS                                                                                                | t <sub>DHR</sub>  | 40   | _                                        | 50   | _                     | 55   | _    | ns   |        |
| OE to Data-in Delay Time                                                                                                  | t <sub>OED</sub>  | 15   | _                                        | 15   | _                     | 15   | _    | ns   |        |
| CAS to WE Delay Time                                                                                                      | t <sub>CWD</sub>  | 35   | _                                        | 35   | _                     | 45   | _    | ns   | 9      |
| Column Address to WE Delay Time                                                                                           | t <sub>AWD</sub>  | 45   | _                                        | 50   | _                     | 60   | _    | ns   | 9      |
| RAS to WE Delay Time                                                                                                      | t <sub>RWD</sub>  | 70   | _                                        | 80   | _                     | 95   | _    | ns   | 9      |
| CAS Precharge WE Delay Time                                                                                               | t <sub>CPWD</sub> | 50   | _                                        | 55   | _                     | 65   | _    | ns   | 9      |
| CAS Active Delay Time from RAS Precharge                                                                                  | t <sub>RPC</sub>  | 10   | _                                        | 10   | _                     | 10   | _    | ns   | 11     |
| $\overline{\text{RAS}}$ to $\overline{\text{CAS}}$ Set-up Time ( $\overline{\text{CAS}}$ before $\overline{\text{RAS}}$ ) | t <sub>CSR</sub>  | 10   | _                                        | 10   | _                     | 10   | _    | ns   | 11     |
| RAS to CAS Hold Time (CAS before RAS)                                                                                     | t <sub>CHR</sub>  | 15   | _                                        | 20   | _                     | 15   | _    | ns   | 12     |
| RAS Pulse Width (CAS before RAS Self-Refresh)                                                                             | t <sub>RASS</sub> | 100  | _                                        | 100  | _                     | 100  | _    | μS   | 15     |
| RAS Precharge Time<br>(CAS before RAS Self-Refresh)                                                                       | t <sub>RPS</sub>  | 90   | _                                        | 110  | _                     | 130  | _    | ns   | 15     |
| CAS Hold Time<br>(CAS before RAS Self-Refresh)                                                                            | t <sub>CHS</sub>  | -30  | _                                        | -40  | _                     | -50  | _    | ns   | 15     |

Notes:

- A start-up delay of 200 μs is required after power-up, followed by a minimum of eight initialization cycles (RAS-only refresh or CAS before RAS refresh) before proper device operation is achieved.
- 2. The AC characteristics assume  $t_T = 5$  ns.
- 3.  $V_{IH}$  (Min.) and  $V_{IL}$  (Max.) are reference levels for measuring input timing signals. Transition times ( $t_T$ ) are measured between  $V_{IH}$  and  $V_{IL}$ .
- 4. This parameter is measured with a load circuit equivalent to 2 TTL loads and 100 pF.
- 5. Operation within the t<sub>RCD</sub> (Max.) limit ensures that t<sub>RAC</sub> (Max.) can be met. t<sub>RCD</sub> (Max.) is specified as a reference point only. If t<sub>RCD</sub> is greater than the specified t<sub>RCD</sub> (Max.) limit, then the access time is controlled by t<sub>CAC</sub>.
- 6. Operation within the  $t_{RAD}$  (Max.) limit ensures that  $t_{RAC}$  (Max.) can be met.  $t_{RAD}$  (Max.) is specified as a reference point only. If  $t_{RAD}$  is greater than the specified  $t_{RAD}$  (Max.) limit, then the access time is controlled by  $t_{AA}$ .
- 7. t<sub>OFF</sub> (Max.) and t<sub>OEZ</sub> (Max.) define the time at which the output achieves the open circuit condition and are not referenced to output voltage levels.
- 8. t<sub>RCH</sub> or t<sub>RRH</sub> must be satisfied for a read cycle.
- 9.  $t_{WCS}$ ,  $t_{CWD}$ ,  $t_{RWD}$ ,  $t_{AWD}$  and  $t_{CPWD}$  are not restrictive operating parameters. They are included in the data sheet as electrical characteristics only. If  $t_{WCS} \ge t_{WCS}$  (Min.), then the cycle is an early write cycle and the data out will remain open circuit (high impedance) throughout the entire cycle. If  $t_{CWD} \ge t_{CWD}$  (Min.) ,  $t_{RWD} \ge t_{RWD}$  (Min.),  $t_{AWD} \ge t_{AWD}$  (Min.) and  $t_{CPWD} \ge t_{CPWD}$  (Min.), then the cycle is a read modify write cycle and data out will contain data read from the selected cell; if neither of the above sets of conditions is satisfied, then the condition of the data out (at access time) is indeterminate.
- 10. These parameters are referenced to the  $\overline{UCAS}$  and  $\overline{LCAS}$ , leading edges in an early write cycle, and to the  $\overline{WE}$  leading edge in an  $\overline{OE}$  control write cycle, or a read modify write cycle.
- 11. These parameters are determined by the falling edge of either  $\overline{UCAS}$  or  $\overline{LCAS}$ , whichever is earlier.
- 12. These parameters are determined by the rising edge of either UCAS or LCAS, whichever is later.
- 13.  $t_{CWL}$  should be satisfied by both  $\overline{UCAS}$  and  $\overline{LCAS}$ .
- 14.  $t_{CP}$  is determined by the time both  $\overline{UCAS}$  and  $\overline{LCAS}$  are high.
- 15. Only SL version.

## **TIMING WAVEFORM**

## **Read Cycle**



## Write Cycle (Early Write)



## **Read Modify Write Cycle**



## Fast Page Mode Read Cycle



## Fast Page Mode Write Cycle (Early Write)



## **Fast Page Mode Read Modify Write Cycle**



## **RAS-Only Refresh Cycle**



## **CAS** before **RAS** Refresh Cycle



## **Hidden Refresh Read Cycle**



## **Hidden Refresh Write Cycle**



## **CAS** before **RAS** Self-Refresh Cycle



## **PACKAGE DIMENSIONS**

(Unit: mm)



Notes for Mounting the Surface Mount Type Package

The SOP, QFP, TSOP, SOJ, QFJ (PLCC), SHP and BGA are surface mount type packages, which are very susceptible to heat in reflow mounting and humidity absorbed in storage.

Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).

(Unit: mm)



Notes for Mounting the Surface Mount Type Package

The SOP, QFP, TSOP, SOJ, QFJ (PLCC), SHP and BGA are surface mount type packages, which are very susceptible to heat in reflow mounting and humidity absorbed in storage.

Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).